142 lines
3.6 KiB
Plaintext
142 lines
3.6 KiB
Plaintext
// SPDX-License-Identifier: GPL-2.0+ OR MIT
|
|
/*
|
|
* Apple T8011 "A10X" SoC
|
|
*
|
|
* Other names: H9G, "Myst"
|
|
*
|
|
* Copyright (c) 2022, Konrad Dybcio <konradybcio@kernel.org>
|
|
*/
|
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
#include <dt-bindings/interrupt-controller/apple-aic.h>
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
#include <dt-bindings/pinctrl/apple.h>
|
|
|
|
/ {
|
|
interrupt-parent = <&aic>;
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
|
|
clkref: clock-ref {
|
|
compatible = "fixed-clock";
|
|
#clock-cells = <0>;
|
|
clock-frequency = <24000000>;
|
|
clock-output-names = "clkref";
|
|
};
|
|
|
|
cpus {
|
|
#address-cells = <2>;
|
|
#size-cells = <0>;
|
|
|
|
cpu0: cpu@0 {
|
|
compatible = "apple,hurricane-zephyr";
|
|
reg = <0x0 0x0>;
|
|
cpu-release-addr = <0 0>; /* To be filled by loader */
|
|
enable-method = "spin-table";
|
|
device_type = "cpu";
|
|
};
|
|
|
|
cpu1: cpu@1 {
|
|
compatible = "apple,hurricane-zephyr";
|
|
reg = <0x0 0x1>;
|
|
cpu-release-addr = <0 0>; /* To be filled by loader */
|
|
enable-method = "spin-table";
|
|
device_type = "cpu";
|
|
};
|
|
|
|
cpu2: cpu@2 {
|
|
compatible = "apple,hurricane-zephyr";
|
|
reg = <0x0 0x2>;
|
|
cpu-release-addr = <0 0>; /* To be filled by loader */
|
|
enable-method = "spin-table";
|
|
device_type = "cpu";
|
|
};
|
|
};
|
|
|
|
soc {
|
|
compatible = "simple-bus";
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
nonposted-mmio;
|
|
ranges;
|
|
|
|
serial0: serial@20a0c0000 {
|
|
compatible = "apple,s5l-uart";
|
|
reg = <0x2 0x0a0c0000 0x0 0x4000>;
|
|
reg-io-width = <4>;
|
|
interrupt-parent = <&aic>;
|
|
interrupts = <AIC_IRQ 216 IRQ_TYPE_LEVEL_HIGH>;
|
|
/* Use the bootloader-enabled clocks for now. */
|
|
clocks = <&clkref>, <&clkref>;
|
|
clock-names = "uart", "clk_uart_baud0";
|
|
status = "disabled";
|
|
};
|
|
|
|
aic: interrupt-controller@20e100000 {
|
|
compatible = "apple,t8010-aic", "apple,aic";
|
|
reg = <0x2 0x0e100000 0x0 0x100000>;
|
|
#interrupt-cells = <3>;
|
|
interrupt-controller;
|
|
};
|
|
|
|
pinctrl_ap: pinctrl@20f100000 {
|
|
compatible = "apple,t8010-pinctrl", "apple,pinctrl";
|
|
reg = <0x2 0x0f100000 0x0 0x100000>;
|
|
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
gpio-ranges = <&pinctrl_ap 0 0 219>;
|
|
apple,npins = <219>;
|
|
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
interrupt-parent = <&aic>;
|
|
interrupts = <AIC_IRQ 42 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 43 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 44 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 45 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 46 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 47 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 48 IRQ_TYPE_LEVEL_HIGH>;
|
|
};
|
|
|
|
pinctrl_aop: pinctrl@2100f0000 {
|
|
compatible = "apple,t8010-pinctrl", "apple,pinctrl";
|
|
reg = <0x2 0x100f0000 0x0 0x100000>;
|
|
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
gpio-ranges = <&pinctrl_aop 0 0 42>;
|
|
apple,npins = <42>;
|
|
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
interrupt-parent = <&aic>;
|
|
interrupts = <AIC_IRQ 125 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 126 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 127 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 128 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 129 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 130 IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_IRQ 131 IRQ_TYPE_LEVEL_HIGH>;
|
|
};
|
|
|
|
wdt: watchdog@2102b0000 {
|
|
compatible = "apple,t8010-wdt", "apple,wdt";
|
|
reg = <0x2 0x102b0000 0x0 0x4000>;
|
|
clocks = <&clkref>;
|
|
interrupt-parent = <&aic>;
|
|
interrupts = <AIC_IRQ 4 IRQ_TYPE_LEVEL_HIGH>;
|
|
};
|
|
};
|
|
|
|
timer {
|
|
compatible = "arm,armv8-timer";
|
|
interrupt-parent = <&aic>;
|
|
interrupt-names = "phys", "virt";
|
|
/* Note that A10X doesn't actually have a hypervisor (EL2 is not implemented). */
|
|
interrupts = <AIC_FIQ AIC_TMR_GUEST_PHYS IRQ_TYPE_LEVEL_HIGH>,
|
|
<AIC_FIQ AIC_TMR_GUEST_VIRT IRQ_TYPE_LEVEL_HIGH>;
|
|
};
|
|
};
|